

# **ASIC** Verification

Interfaces

Fall 2011 Meeta Yadav

### Outline

- 1. Connecting the testbench and the design
- 2. Verilog connection review
- 3. SystemVerilog Interfaces
- 4. Stimulus timing
- 5. Clocking Blocks
- 6. Timing regions
- 7. Program block

How do I connect my design to the testbench?



 One way to connect the testbench and the design is to use the conventional verilog module ports convention

### Verilog Connection Review



```
module A (
input A_in_signal1,
input A_in_signal2
output A_out_signal1,
output A_out_signal2,
);
...
endmodule
```

```
module B (
input B_in_signal1,
input B_in_signal2
output B_out_signal1,
output B_out_signal2,
);
...
endmodule
```

- Verilog connection review
  - Verilog language connects modules together through module ports



### **Verilog Connection Review:**



```
module arb_port (
output logic [1:0] grant,
input logic [1:0] request,
input logic reset,
input logic clk
);
...
endmodule
```

```
module test (
input logic [1:0] grant,
output logic [1:0] request,
output logic reset,
input logic clk
);
...
endmodule
```

### SystemVerilog Connections (Same as Verilog):

```
module top
logic [1:0] grant,request;
logic clk, reset;
arb_port al(.grant(grant), .request(request), .reset(reset), .clk(clk));
test tl(.grant(grant), .request(request), .reset(reset), .clk(clk));
...
endmodule
```

# SystemVerilog: .\*Port Connections

### Implicit .\* port connections

- .\* infers connections of all nets and ports of the same name
- For a connection to be inferred the name and the vector sizes should be the same
- Types connected together should be compatible

```
module top
logic [1:0]
grant,request;
logic clk, reset;
arb_port al(.*);
test tl(.*);
...
endmodule
```

.\*Port Connections

### SystemVerilog: .Name Connections

### Implicit .name connections

- name is an abbreviation of named port connections
- .name infers a connection of a net and port of the same name and same vector sizes
- .name simplifies connections to module instances
- .name can be combined with named port connections

```
module top
logic [1:0] grant, request;
logic clk, reset;
arb_port al(.grant, .request, .reset, .clk);
test tl(.grant, .request, .reset, .clk);
...
endmodule
```

### Downside of Verilog Connection Conventions

### Verilog module port conventions are cumbersome

Why?

Lets change the name of a port request to request 1

```
module arb_port (
  output logic [1:0] grant,
  input logic [1:0] request1,
  input logic reset,
  input logic clk
);
...
endmodule
```

```
module test (
input logic [1:0] grant,
output logic [1:0] request1,
output logic reset,
input logic clk
);
...
endmodule
```

- Need to change the port list of each module
- Need to change the port list of the connecting module
- Need to change the name in the instantiation of the modules
- Need to change the name everywhere in the hierarchy

What if you forget to change it in someplace?? --> Compilation error!!!!

## Downside of Verilog Connection Conventions

Verilog connections become especially tedious and cumbersome for large designs



## Disadvantages of Verilog Connection Conventions

- Disadvantage of Verilog Module Connections
  - Declarations must be duplicated in multiple modules
  - Communication protocols must be duplicated in several modules
  - Risk of mismatched declarations
  - A change in design specifications can require modifications in multiple modules

### Solution!!!!

SystemVerilog introduces a powerful new port type called: Interface

### SystemVerilog Interfaces

- SystemVerilog adds a powerful new port type to Verilog, called an interface.
- An interface allows a number of signals to be grouped together and represented as a single port
- ◆ The declarations of the signals that make up the interface are contained in a single location.
- ◆ Each module that uses these signals then has a single port of the interface type, instead of many ports with the discrete signals.



All the signals that are common between the major blocks of the design are encapsulated in one location- the interface declaration

### Using an interface to simplify connections



Interface

```
interface arb if (input bit clk);
logic [1:0] grant, request;
```

Interface Declaration

Using an interface to simplify connections

```
interface arb_if (input bit clk);
logic [1:0] grant, request;
logic reset;
endinterface
```

#### Interface Declaration

```
module test (arb_if arbif);
...
  initial begin
    @(posedge arbif.clk);
    arbif.request<=2'b01;
    $display ("@%0d: Drove req=01", $time);
    repeat(2) @(posedge arbif.clk);
    if(arbif.grant!=2'b01)
        $display ("@%0d: a1: grant !=2'b01", $time);
        $finish
    end
endmodule: test</pre>
```

test module using a simple arbiter interface

Using an interface to simplify connections

```
interface arb_if (input bit clk);
logic [1:0] grant, request;
logic reset;
endinterface
```

#### Interface Declaration

```
module arb(arb_if arbif);
...
endmodule:
```

arb module using a simple arbiter interface

### Using an interface to simplify connections



```
interface arb_if (input bit clk);
logic [1:0] grant, request;
logic reset;
endinterface
```



#### Interface Declaration

```
module top;
bit clk;
always #5 clk=~clk;
arb_if arbif(clk);
arb al(arbif);
test tl(arbif);
endmodule: top
```

Top module using a simple arbiter interface

- Connecting interfaces and ports
  - >Signals in an interface are referenced using the port name

```
<port_name>.<internal_interface_signal_name>
```

```
interface arb_if (input bit clk);
logic [1:0] grant, request;
logic reset;
endinterface
```

#### Interface Declaration

Connecting the arbiter module using ports to the test module using an interface

### SystemVerilog Interfaces: modports

### Interface modports

- SystemVerilog interfaces provide a means to define different views of the interface signal
- modport is an abbreviation for module port
- An interface can have any number of modport definitions
- ◆ The modport declaration only defines whether the connecting module sees a signal as an input, output or bidirectional

1. Interface Declaration using modports

```
module arb (abf_if.DUT arbif);
...
endmodule
```

2. arbiter module with interface using modports

```
module test (abf_if.TEST arbif);
...
endmodule
```

3. test module with interface using modports

- SystemVerilog interfaces overview
  - SystemVerilog interfaces allow bundling of signals
  - SystemVerilog interfaces cannot contain design hierarchy
    - cannot contain instances of modules
  - SystemVerilog interfaces can be used as a module port
    - ► modports allow modules to see interface differently

# Stimulus Timing

The timing between the testbench and the design should be maintained to avoid race conditions



Driving the signal too late and sampling it too early causes the race condition to occur



Solution: Drive the signal Tsetup early to avoid race condition

```
module test(...)
initial begin
start=0;mwrite=0;
#10
start=1; write=1;
addr=8'h42;data=8'h5a;
...
end
endmodule
```

**Testbench** 

```
module memory(...)
always @(posedge start) begin
if (write)
mem [addr]=data;
...
end
endmodule
```

#### Design

## Stimulus Timing: Clocking Blocks

### Clocking Blocks Overview

- Use in the interface, just for testbench
- Benefits:
  - ▶ Creates explicit synchronous timing domains
  - ▶ Provides race-free operation
  - ► Your testbench will always drive the signals at the right time!
- Functionality:
  - ► An interface can contain multiple clocking blocks
  - ► There is one clock per clocking block.
  - ▶ Default is "default input #1step output #0;"
    - The 1 step delay specifies that signals be sampled in the postpone region before any design activity
    - Directions are with-respect-to the testbench

# Stimulus Timing: Clocking Blocks

- Clocking Block
  - ◆ Can be declared as @ (posedge clk)
  - An interface can use a clocking block to control timing
    - ► Directions are relative to program block

```
arb.sv
interface arb if (input bit clk);
logic [1:0] grant, request;
logic reset;
                                                          Declare the clocking block
clocking cb @(posedge clk);
                                                          and indicate that the signals
output request
                                                          will be active on positive edge
                                                          of the clock
input grant
endclocking
                                                          Using the clocking block,
(request is output and grant is
modport DUT(input request, reset, output grant);
                                                          input)
endinterface
```

Example of clocking block

Referencing signals in the Clocking Block

```
<my_interface.cb.signal_name>
```

```
arb_if arbif;
arbif.cb.request<=2'b01;
if(arbif.cb.grant!=2'b01)
@arbif.cb</pre>
```

reset

clock

request[1:0]

grant[1:0]

Example of refrencing signals in the clocking block

### System Verilog Testbench in Simulation

default input #1step output #0;



### Clocking Block: Signal Synchronization

Synchronize to active clock edge specified in clocking block

Synchronize to any edge of signal

Wait for N clock cycles with ##n - blocking

```
##2 arbif.cb.request <= 0; // Wait 2 cycles then assign
```

### Stimulus Timing: Timing Regions

### Timing Regions

- Race conditions are caused by mixing design and testbench events during the same time slot
- SystemVerilog introduces division of time slots
  - ► Active Region: Simulation of design code in modules
  - ▶ Observed Region: Assertions evaluated after design executes
  - ► Reactive Region: Execution of testbench
  - ▶ Postpone Region: Sampling signals after all design activity



### **Program Block Overview**

#### Benefits:

- Separates the testbench from the DUT
- Reduces race conditions by running in separate region
- Provides an entry point for execution
- Creates a scope to encapsulate program-wide data

### Functionality:

- Can be instantiated in any hierarchical location
  - ▶ Typically at the top level
- Interfaces and ports can be connected in the same manner as any other module
- Code goes in initial blocks & routines, no always blocks
- Executes in the Reactive region
- Implicit \$finish when all initial blocks end in program

### Program Block

### Program Block

- In Systemverilog the test bench code is in a program block
  - ► Program block is similar to a module and can contain code and variables and be instantiated in other modules
  - ► A program cannot have hierarchy such as instances of modules or interfaces

### Program Block

Create testbench program: test.sv

```
program test(arb_if.TB arbif);
initial begin
    // Asynch drive reset
    arbif.reset <= 0;
#15ns arbif.reset <= 1;
#35ns arbif.reset <= 0;

// Synch drive request
    ##1 arbif.cb.request <= 1;
##1 arbif.cb.request <= 0;
wait (arbif.cb.grant == 1);
end
endprogram</pre>
```

```
clk _______
reset ______
request ______
```

Wait 1 clock cycle

Common mistake: forgot "cb." in signal reference Error: arbif.request not visible via modport

## Testbench Environment – Top Block

### Create top module

Implicit port connections: The syntax .\* connect ports and signals with same names

```
module top;
                              interface arb if (input bit clk);
  bit clk;
  arb if arbif(.*);-
                              endinterface: arb if
  test t1 (.*);
  arb d1 (.*);
                              // Synchronous TB
                              program test(arb if.TB arbif);
  always #5
    clk = !clk;
                              endprogram
endmodule
                              module arb(arb if.DUT arbif,
                                         bit clk);
                              // Some logic here...
                              endmodule
```

## Thank You

## Stimulus Timing

- The timing between the testbench and the design should be maintained
  - Ensure driving and receiving synchronous signals at the proper time in relation to the clock
  - Driving a signal too late or sampling it too early can cause the testbench to be off a cycle
  - To ensure proper sampling and signaling the testbench should be separate from the design